IJARSE, Vol. No.3, Issue No.9, September 2014

ISSN-2319-8354(E)

# A NEW PROPOSED TOPOLOGY OF 51 LEVEL MULTI LEVEL INVERTER WITH REDUCED NUMBER OF COMPONENTS

## <sup>1</sup>Bodduri Veera Pratap, <sup>2</sup>Tadivalasa Venkatesh, <sup>3</sup>Gumma Shankar Mani, <sup>4</sup>Tarlada Gowri Ganesh

<sup>1,2,3</sup>Assistant Professor, Dept. of EEE, Raghu Institute of Technology, Visakhapatnam, (India)

<sup>4</sup>Student, Dept. of EEE, Raghu Institute of Technology, Visakhapatnam, (India)

## ABSTRACT

In this paper a new basic unit is proposed for multilevel inverters. The proposed basic units are used as building blocks to form a cascaded multilevel inverter i.e. the proposed topology consists of cascaded basic units and it uses lower number of switching devices and gate driver circuits. The design of proposed topology consists of mainly two parameters: the number of cascaded basic units and the number of dc sources in each basic unit. These two parameters can be used to design the desired multilevel inverter based on the operational conditions. Therefore the proposed topology offers good flexibility in designing. The comparison results with some recently introduced topologies showed that the proposed topology effectively reduces the components count. The simulation results obtained in MATLAB /SIMULINK as well as the experimental results of a 51-level inverter are presented and verified its performance.

Keywords: Total harmonic distortion(THD), Neutral Point clamped(NPC), Flying capacitor(FC), Cascaded H-Bridge(CHB), Insulated Gate Bipolar Transistor(IGBT), Maximum Obtainable Output Voltage(V<sub>om</sub>), Total Standing Voltage(TSV),

## I INTRODUCTION

Multilevel inverters have found their place in medium-voltage high-power applications such as electric motor drives, flexible ac transmission systems and static VAR compensators [2–5]. The desired multi-staircase output voltage is obtained by combining several dc voltage sources. Solar cells, fuel cells, batteries and ultra-capacitors are the most common independent sources used. Multilevel inverters generate stepped output voltage by a proper arrangement of power electronic switches and several dc voltage sources. As the number of output voltage levels increases, the output voltage becomes more identical to a sinusoidal waveform resulting in lower distortions. Multilevel inverters have some advantages in comparison with the conventional two-level inverters

#### IJARSE, Vol. No.3, Issue No.9, September 2014

#### ISSN-2319-8354(E)

including the use of low-voltage power electronic switches and improved output voltage quality. This results in the lower stress on the power electronic devices and lower losses [6, 7].

Various circuit topologies are available for multilevel inverters. The conventional topologies are divided into three main types: the neutral point clamped (NPC), flying capacitor (FC) and cascaded H-bridge (CHB) multilevel inverters [8-13]. The NPC multilevel inverters have the problem of balancing the voltage of capacitors for higher number of voltage levels. Also, they need considerable number of clamping diodes. Therefore this type of multilevel inverters is limited to three-level case [14]. The FC multilevel inverter and it derivative topology stacked multi cell multilevel inverter use FCs to produce the voltage levels [15,16]. These inverters have the ability of self-balancing of the capacitors so that they can be extended to higher number of output voltage levels easier than the NPC inverters [17,18]. However, the FC inverters need high number of FCs for higher number of output voltage levels. The CHB multilevel inverters do not need clamping diodes and FCs. However, they need multiple isolated dc voltage sources [19]. CHB multilevel inverters can be divided to symmetric and asymmetric topologies from the view point of values of the dc voltage sources. In the symmetric topologies, the values of all of the dc voltage sources are equal. These topologies have good modularity and share the voltage stress on the switches in the same way. However, they need very high number of components as the number of voltage levels increases. On the other hand, in all of the asymmetric topologies [20,21] (including the proposed topology), the switches experience different stress. However, they use extremely lower number of components for a specific number of voltage levels. In this, a new cascaded asymmetric multilevel inverter is proposed. Firstly, a basic unit is proposed for the asymmetric multilevel inverter and then k basic units are cascaded to form the proposed asymmetric multilevel inverter. The proposed topology uses lower number of power electronic switches and gate driver circuits. In the next section the proposed topology and the algorithm for determining the values of dc voltage sources are described and then a comparison is presented. The simulation and experimental results of a 51-level inverter based on the proposed topology are presented to verify the capabilities of the topology.

## **II PROPOSED TOPOLOGY OF 51-LEVEL INVERTER**

The proposed multilevel inverter uses series connected basic units. The Proposed basic unit for the multilevel inverter is shown in Fig.2.1. The basic unit is a combination of two parts which are connected to each other by two switches SP and SN. Each part of the basic unit consists of n/2 dc voltage sources, two unidirectional switches and n/2 - 1 bidirectional switches. Such a two-part arrangement for the basic unit allows increasing the number of voltage levels since dc voltage sources with different values can be used in the two parts. It is important to mention that generally in the asymmetric condition the main aim is to maximize the number of voltage levels for a specific number of components. In all of the asymmetric topologies the modularity is lost and the switches do not share the operating voltage in the same manner. In other words, in all of the asymmetric topologies including the proposed topology, switches with different voltage ratings are required. The unidirectional switches consist of an insulated gate bipolar transistor (IGBT) and its anti-parallel diode. The bidirectional switches consist of two IGBTs and their anti-parallel diodes connected in common-emitter form.

## IJARSE, Vol. No.3, Issue No.9, September 2014

## ISSN-2319-8354(E)

The bidirectional switches experience bidirectional blocking voltage depending on the different switching combinations. Considering that the basic unit is composed of two parts, it uses n dc voltage sources, n - 2 bidirectional switches and six unidirectional switches. It is notable that the value of the dc voltage sources in each part of the basic unit are the same but the value of the dc voltage sources of the two parts can be different to generate more output voltage levels. To obtain the maximum number of output voltage levels,  $V_2$  should be equal to the sum of all of the dc voltage sources with the value of V1 plus the value of one of them. In this way, there would be no redundant switching combination resulting in maximum number of voltage levels. Therefore the relation between the values of the dc voltage sources used in the two parts is as follows



Fig.2.1 Proposed Basic Unit for Multilevel Inverter

It is important to note that in the proposed basic unit, both positive and negative voltage levels can be generated. For the positive voltage levels the switch SP is turned on and for the negative voltage levels the switch SN is turned on. Table 2.1 indicates the switching states of the proposed basic unit. Different output voltage levels can be generated according to this table. Although the proposed basic unit shown in Fig.2.1 uses bidirectional switches in addition to undirectional switches, there are still some undirectional switches that provide a path for current even if none of the switches are turned on. As the switches  $S_1$ ,  $S_2$ ,  $S_p$  and the switches  $S_1 + 1$ ,  $S_1 + 2$ ,  $S_1$  are unidirectional, their diodes can conduct the current so that the current path is not disconnected anyway. In practice this condition can occur in dead time between the switches. The dead time is time delay between the switching commands of the switches to avoid short circuit. However, in the proposed topology, as there is always a path for current no extra stress is on the switches. As an example, considering (1), in the proposed basic unit with four dc voltage source (n = 4) the dc sources have the values of  $V_1$ ,  $V_1$ ,  $3V_1$ ,  $3V_1$  as shown in Fig.2.2 a. With these values for the dc voltage sources, the proposed basic unit produces a 17-level output

ISSN-2319-8354(E)

## IJARSE, Vol. No.3, Issue No.9, September 2014

voltage. Table.2.2 shows the output voltage of the 17-level converter in each switching state. The typical 17level output voltage is shown in Fig.2.2 b.

To have more generality in the topology, the proposed basic units are cascaded to form a multilevel converter. The proposed multilevel converter consists of k basic units connected in series which is shown in Fig.2.3.

| State             | On switches                      | V <sub>o1</sub>     | State | On switches                                                                                                | V <sub>o</sub> |
|-------------------|----------------------------------|---------------------|-------|------------------------------------------------------------------------------------------------------------|----------------|
| 1                 | S7. S4. S3                       | <i>V</i> 1          | 1     | (S <sub>1</sub> , S <sub>P</sub> , S <sub>2</sub> ) or (S <sub>5</sub> , S <sub>N</sub> , S <sub>6</sub> ) | 0              |
| 2                 | S. 1. S. S. S.                   | -V1                 | 2     | S2, SP S3                                                                                                  | V1             |
| 3                 | S7. SP. S.                       | 2V1                 | 3     | $S_{2}, S_{P}, S_{5}$                                                                                      | 2V1            |
| 4                 | S. 3. St. S                      | -2V1                | 4     | $S_1, S_P, S_4$                                                                                            | 3V,            |
| Ť.                |                                  |                     | 5     | $S_3, S_{Ph} S_4$                                                                                          | $4V_1$         |
| n - 1             | S. S. S. S                       | $(n/2)V_{2}$        | 6     | S4 SA S5                                                                                                   | 5V1            |
| N                 | S1. Sm S                         | $-(n/2)V_{1}$       | 7     | $S_1, S_{P}, S_6$                                                                                          | 6V1            |
| 1                 | -11-110-11+2                     |                     | 8     | S3, SP, S6                                                                                                 | 7V1            |
| 40                | S. S. S.                         | V-                  | 9     | S5. SA S6                                                                                                  | 8V1            |
|                   | S. S. S.                         | -V-                 | 10    | S3, SN, S6                                                                                                 | $-V_{1}$       |
|                   | S. S. S.                         | 2V-+V.              | 11    | S1, SN, S6                                                                                                 | -2V1           |
|                   | S., S. S.                        | -2VV-               | 12    | S4. SN. S5                                                                                                 | -3V1           |
| 12                | 1                                | 1 1                 | 13    | S3, SN, S4                                                                                                 | $-4V_{1}$      |
| $(n/2 + 1)^2 = 1$ | 5.5.5.                           | 10(2)(V+V)          | 14    | S1. SN. S4                                                                                                 | -5V1           |
| $(n/2 + 1)^2$     | S. S. S.                         | $-(n/2)(V_1 + V_2)$ | 15    | S2, SN, S5                                                                                                 | -6V1           |
| $(n/2 + 1)^2 + 1$ | (S. S. S.) or (S. S. S. )        | 0                   | 16    | S2, SN, S3                                                                                                 | -7V1           |
| (1)(4+1)(+1)      | (01, 01, 02, 0, (0n,1, 01, 0n,2) |                     | 17    | S2, SN, S1                                                                                                 | -8V1           |

Table.2.1 Switching States of Proposed Basic Unit Table.2.2 Switching States of The 17-Level Converter

2.1 Proposed Basic Unit with Four Dc Voltage Sources for 17 Level Inverter





Fig.2.2 a 17-level basic unit based on the proposed Fig.2.2 b Typical output voltage of the 17-level topology converter

## **III SIMULAIONA DIAGRAM & RESULTS**

For verifying the proposed technology, the simulation and experimental results obtained for a 51-level inverter based on the proposed topology are presented. The simulation has been carried out for the circuit as shown in figure 3.1 in MATLAB SIMULINK environment.



Fig.3.1 51-level converter based on the proposed topology with two cascaded basic units

www.ijares.com

## 272 | Page

## IJARSE, Vol. No.3, Issue No.9, September 2014

## ISSN-2319-8354(E)

For experimentation, the gate signals pattern of the switches of the converter is given by Repeating sequence stair which provides the switching pulses. The switching pulses are applied to driver circuits that drive the switches. It is important to note that elimination of selected harmonics and total harmonic distortion (THD) minimization are not the aim of this project.

## 3.1 Proposed Matlab Model of 51 Level Inverter



## Fig.3.2 Simulation Diagram for proposed Circuit

3.2 Switching Sequence for 51 Level Inverter

| S.N | voltag | S | S | S | S | S | S | S | S | S | S | S | S |
|-----|--------|---|---|---|---|---|---|---|---|---|---|---|---|
| Ο   | e      | 1 | 2 | 3 | 4 | 5 | 6 | Ρ | Ν | Α | Β | С | D |
| 1   | 0      | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 |
| 2   | 1      | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 |
| 3   | 2      | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 0 |
| 4   | 3      | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 |
| 5   | 4      | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 |
| 6   | 5      | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 0 |
| 7   | 6      | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 |
| 8   | 7      | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 |
| 9   | 8      | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 0 |
| 10  | 9      | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 |
| 11  | 10     | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 |
| 12  | 11     | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 0 |
| 13  | 12     | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 |
| 14  | 13     | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 |
| 15  | 14     | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 0 |
| 16  | 15     | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 0 |
| 17  | 16     | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 0 |
| 18  | 17     | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 0 |

273 | Page

www.ijares.com

#### International Journal of Advance Research In Science And Engineering

http://www.ijarse.com

## IJARSE, Vol. No.3, Issue No.9, September 2014

| ISSN-  | .231 | 9-83 | 3540 | E)  |
|--------|------|------|------|-----|
| IDDIA. | -231 | 2-05 | 54   | JL) |

| 19 | 18 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 |
|----|----|---|---|---|---|---|---|---|---|---|---|---|---|
| 20 | 19 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 0 |
| 21 | 20 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 |
| 22 | 21 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 |
| 23 | 22 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 0 |
| 24 | 23 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 |
| 25 | 24 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 |
| 26 | 25 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 0 |

| S.N | voltag | S | S | S | S | S | S | S  | S  | S | S | S | S |
|-----|--------|---|---|---|---|---|---|----|----|---|---|---|---|
| Ο   | е      | 1 | 2 | 3 | 4 | 5 | 6 | Ρ  | Ν  | Α | В | С | D |
| 1   | 0      | 0 | 0 | 0 | 0 | 1 | 1 | 0  | 1  | 1 | 1 | 0 | 0 |
| 2   | -1     | 0 | 0 | 1 | 0 | 0 | 1 | 0  | 1  | 1 | 1 | 0 | 0 |
| 3   | -2     | 1 | 0 | 0 | 0 | 0 | 1 | 0  | 1  | 1 | 1 | 0 | 0 |
| 4   | -3     | 0 | 0 | 0 | 1 | 1 | 0 | 0  | 1  | 1 | 1 | 0 | 0 |
| 5   | -4     | 0 | 0 | 1 | 1 | 0 | 0 | 0  | 1  | 1 | 1 | 0 | 0 |
| 6   | -5     | 1 | 0 | 0 | 1 | 0 | 0 | 0  | 1  | 1 | 1 | 0 | 0 |
| 7   | -6     | 0 | 1 | 0 | 0 | 1 | 0 | 0  | 1  | 1 | 1 | 0 | 0 |
| 8   | -7     | 0 | 1 | 1 | 0 | 0 | 0 | 0  | _1 | 1 | 1 | 0 | 0 |
| 9   | -8     | 1 | 1 | 0 | 0 | 0 | 0 | 0  | 1  | 1 | 1 | 0 | 0 |
| 10  | -9     | 0 | 0 | 0 | 0 | 1 | 1 | _1 | 0  | 1 | 0 | 0 | 1 |
| 11  | -10    | 0 | 0 | 1 | 0 | 0 | 1 | 1  | 0  | 1 | 0 | 0 | 1 |
| 12  | -11    | 1 | 0 | 0 | 0 | 0 | 1 | 1  | 0  | 1 | 0 | 0 | 1 |
| 13  | -12    | 0 | 0 | 0 | 1 | 1 | 0 | 1  | 0  | 1 | 0 | 0 | 1 |
| 14  | -13    | 0 | 0 | 1 | 1 | 0 | 0 | 1  | 0  | 1 | 0 | 0 | 1 |
| 15  | -14    | 1 | 0 | 0 | 1 | 0 | 0 | 1  | 0  | 1 | 0 | 0 | 1 |
| 16  | -15    | 0 | 1 | 0 | 0 | 1 | 0 | 1  | 0  | 1 | 0 | 0 | 1 |
| 17  | -16    | 0 | 1 | 1 | 0 | 0 | 0 | 1  | 0  | 1 | 0 | 0 | 1 |
| 18  | -17    | 1 | 1 | 0 | 0 | 0 | 0 | 1  | 0  | 1 | 0 | 0 | 1 |
| 19  | -18    | 0 | 0 | 1 | 0 | 0 | 1 | 0  | 1  | 1 | 0 | 0 | 1 |
| 20  | -19    | 1 | 0 | 0 | 0 | 0 | 1 | 0  | 1  | 1 | 0 | 0 | 1 |
| 21  | -20    | 0 | 0 | 0 | 1 | 1 | 0 | 0  | 1  | 1 | 0 | 0 | 1 |
| 22  | -21    | 0 | 0 | 1 | 1 | 0 | 0 | 0  | 1  | 1 | 0 | 0 | 1 |
| 23  | -22    | 1 | 0 | 0 | 1 | 0 | 0 | 0  | 1  | 1 | 0 | 0 | 1 |
| 24  | -23    | 0 | 1 | 0 | 0 | 1 | 0 | 0  | 1  | 1 | 0 | 0 | 1 |
| 25  | -24    | 0 | 1 | 1 | 0 | 0 | 0 | 0  | 1  | 1 | 0 | 0 | 1 |
| 26  | -25    | 1 | 1 | 0 | 0 | 0 | 0 | 0  | 1  | 1 | 0 | 0 | 1 |

The 51-level converter based on the proposed topology uses 12 switches (and 12 gate driver circuits), 14 IGBTs and 5 dc voltage sources. The simulation results are shown in Fig.3.2. The output voltage of the first unit (vo,1) and second unit (vo,2) are shown in Figs.3.2 a and 3.2 b, respectively. Sum of these voltages is the total output voltage which is shown in Fig.3.2 c. As this figure shows the proposed multilevel converter can generate all of the expected levels of voltage.

www.ijares.com

IJARSE, Vol. No.3, Issue No.9, September 2014

## ISSN-2319-8354(E)



Fig.3.3 c Simulation result of Output voltage with Resistive- Inductive load



Fig.3.4 FFT Analysis of the Output Waveform

275 | Page

www.ijares.com

IJARSE, Vol. No.3, Issue No.9, September 2014

## ISSN-2319-8354(E)





## **IV CONCLUSION**

As the presented topology consists of the cascaded basic units. The proposed basic unit and the proposed multilevel inverter uses lower number of switching devices and gate driver circuits, the proposed topology considers two design parameters. They are the number of cascaded basic units and the number of dc voltage sources in each basic unit. These two parameters can be used to design the desired multilevel converter based on

276 | Page

## IJARSE, Vol. No.3, Issue No.9, September 2014

## ISSN-2319-8354(E)

the operational conditions. Thus the proposed topology offers good flexibility in designing. The simulation results obtained in MATLAB/Simulink as well as the experimental results of a 51-level Inverter based on the proposed topology are presented to verify its performance. Multilevel Inverters generate stepped output voltage by a proper arrangement of power electronic switches and several dc voltage sources. As the number of output voltage levels increases, the output voltage becomes more identical to a sinusoidal waveform resulting in lower distortions. Multilevel Inverters have some advantages in comparison with the conventional two-level Inverters and the other previous proposed topologies including the use of low-voltage power electronic switches and improved output voltage quality. This results in the lower stress on the power electronic devices and lower losses. The results have been presented and analyzed.

#### REFERENCES

1) Ebrahim Babaei, Mohammad Farhadi Kangarlu, Mohammad Ali Hosseinzadeh "Asymmetrical multilevel converter topology with reduced number of components" IET Power Electron., 2013, Vol. 6, Iss. 6, pp. 1188–1196

2) Corzine, K., Familiant, Y.: 'A new cascaded multilevel H-bridge drive', IEEE Trans. Power Electron., 2002, 17, (1), pp. 125–131

3) Wang, J., Peng, F.Z.: 'Unified power flow controller using the cascade multilevel inverter', IEEE Trans. Power Electron., 2004, 19, (4), pp. 1077–1084.

4) McGrath, B.P., Holmes, D.G.: 'Natural capacitor voltage balancing for a flying capacitor converter induction motor drive', IEEE Trans. Power Electron., 2009, 24, (6), pp. 1554–1561

5) Babaei, E.: 'A cascade multilevel converter topology with reduced number of switches', IEEE Trans. Power Electron., 2008, 23, (6), pp.2657–2664

6) Batschauer, A.L., Mussa, S.A., Heldwein, M.L.: 'Three-phase hybrid multilevel inverter based on half-bridge modules', IEEE Trans. Ind.Electron., 2012, 59, (2), pp. 668–678

7) Ebrahimi, J., Babaei, E., Gharehpetian, G.B.: 'A new topology of cascaded multilevel converters with reduced number of components for high-voltage applications', IEEE Trans. Power Electron., 2011, 26, (11), pp. 3119–3130

8) Saeedifard, M., Barbosa, P.M., Steimer, P.K.: 'Operation and control of hybrid seven-level converter', IEEE Trans. Power Electron., 2012, 57, (2), pp. 652–660

9) Pulikanti, S.R., Konstantinou, G.S., Agelidis, V.G.: 'Generalisation of flying capacitor-based activeneutralpoint-clamped multilevel converter using voltage-level modulation', IET Power Electron., 2012, 5, (4), pp. 456–466

10) Farhadi Kangarlu, M., Babaei, E., Laali, S.: 'Symmetric multilevel inverter with reduced components based on non-insulated dc voltage sources', IET Power Electron., 2012, 5, (5), pp. 571–581

## IJARSE, Vol. No.3, Issue No.9, September 2014

## ISSN-2319-8354(E)

11) Rodriguez, J., Lai, J.S., Peng, F.Z.: 'Multilevel inverters: A survey of topologies, controls, and applications', IEEE Trans. Ind. Electron., 2002, 49, (4), pp. 724–738

12) Babaei, E., Hosseini, S.H.: 'New cascaded multilevel inverter topology with minimum number of switches', Energy Convers. Manag., 2009, 50, (11), pp. 2761–2767

13) Gonzalez, S.A., Valla, M.I., Christiansen, C.F.: 'Five-level cascade asymmetric multilevel converter', IET Power Electron., 2010, 3, (1), pp. 120–128

14) Rodriguez, J., Franquelo, L.G., Kouro, S., et al.: 'Multilevel converters: An enabling technology for high power applications', Proc. IEEE, 2009, 97, (11), pp. 1786–1817

15) McGrath, B.P., Meynard, T.A., Gateau, G., Holmes, D.G.: 'Optimal modulation of flying capacitor and stacked multicell converters using a state machine decoder', IEEE Trans. Power Electron., 2007, 22, (2),pp. 508–516 15

16) Lienhardt, A.M., Gateau, G., Meynard, T.A.: 'Stacked multicell converter (SMC): reconstruction of flying capacitor voltages'. Proc. IECON, 2005, pp. 691–696

17) Fazel, S.S., Bernet, S., Krug, D., Jalili, K.: 'Design and comparison of 4-kV neutral-point-clamped, flying capacitor, and series connected H-bridge multilevel converters', IEEE Trans. Ind. Appl., 2007, 43, (4),pp. 1032–1040

18) McGrath, B.P., Holmes, D.G.: 'Analytical modelling of voltage balance dynamics for a flying capacitor multilevel converter', IEEE Trans. Power Electron., 2008, 23, (2), pp. 543–550

19) Sadigh, A.K., Hosseini, S.H., Sabahi, M., Gharehpetian, G.B.: 'Double flying capacitor multicell converter based on modified phase-shifted pulsewidth modulation', IEEE Trans. Power Electron., 2010, 25, (6), pp. 1517–1526

20) Manjrekar, M., Lipo, T.A.: 'A hybrid multilevel inverter topology for drive application'. Proc. APEC, 1998, pp. 523–529

21) Rufer, A., Veenstra, M., Gopakumar, K.: 'Asymmetric multilevel converter for high resolution voltage phasor generation'. Proc. EPE, Switzerland, 1999

22) Babaei, E., Hosseini, S.H., Gharehpetian, G.B., Tarafdar Haque, M., Sabahi, M.: 'Reduction of dc voltage sources and switches in asymmetrical multilevel converters using a novel topology', Electr. Power Syst. Res., 2007, 77, (8), pp. 1073–1085

23) Ebrahimi, J., Babaei, E., Gharehpetian, G.B.: 'A new multilevelconverter topology with reduced number of power electronic components', IEEE Trans. Ind. Electron., 2012, 59, (2), pp. 655–667

24) Chaudhuri, T., Rufer, A.: 'Modeling and control of the cross-connected intermediate-level voltage source inverter', IEEE Trans. Ind. Electron., 2010, 57, (8), pp. 2597–2604

## IJARSE, Vol. No.3, Issue No.9, September 2014

## ISSN-2319-8354(E)

25) Nami, A., Zare, F., Ghosh, A., Blaabjerg, F.: 'A hybrid cascade converter topology with series-connected symmetrical and asymmetrical diode-clamped H-bridge cells', IEEE Trans. Power Electron., 2011, 26, (1), pp. 51-64

26) Rodriguez, P., Bellar, M.D., Munoz-Aguilar, R.S., Busquets-Monge, S., Blaabjerg, F.: 'Multilevel-clamped multilevel converters (MLC)', IEEE Trans. Power Electron., 2012, 27, (3), pp. 1055–1060

27) Nicolas-Apruzzese, J., Busquets-Monge, S., Bordonau, J.: 'Design issues of the multilevel active-clamped converter'. Proc. IECON, 2011, pp. 4409–4414

28) Bruckner, T., Bernet, S.: 'Loss balancing in three-level voltage source inverters applying active NPC switches'. Proc. IEEE Power Electronrics Special Conf., 2001, pp. 1135–1140

29) Ebrahim Babaei, Mohammad Farhadi Kangarlu, Mohammad Ali Hosseinzadeh.' Asymmetrical topology of multi level inverter with reduced number of components' IET Power Electron., 2013, Vol. 6, Iss. 6, pp. 1188–1196