EFFICIENT LOW LEAKAGE NOVEL 10T SRAM CELL ARCHITECTURE

Sreenivasa Rao Ijjada, D.Sudha, Ch.Santhirani, B.Rajesh Kumar

Dept of ECE, GITAM University, Visakhapatnam, AP, (India)

ABSTRACT

When it comes to Modern Electronic systems Static Random Access Memory (SRAM) is the most common embedded memory in Computers and portable electronic systems. By keeping today’s trend in mind, design of low power and high packed memory chip in scaling limits and short channel effects (SCEs) is more hostile as Low power with supply voltages scaling degrades the stability of read/write margin. Device scaling improves chip package, it produces more leakages. In this Paper, new 10T SRAM architecture proposed for low leakage and high stability. Leakage power, stability and area of proposed design are compared with existing cell structures.

Keywords:

I. INTRODUCTION

In system on chips (SOCs), 90% of power is on account of embedded memories which declines battery power. In battery operated devices, the high power and high speed memories is the prime target. Static power rises at fast rate beyond 100nm. There is a decrease in \( V_{th} \) and exponential rise in subthreshold leakage with reduced threshold voltage. Fig: 1 shows 5T, 6T, 7T, 8T and 10T SRAM cells. The basic 6T cell [1] consists of access transistors, cross coupled inverter pair. 5T SRAM [2] requires minimum number of transistors than 6T and improvements is offered 7T SRAM [3]. 7T comprises of three word lines (WWL, WLB, WL) and two complementary bit-lines (BL and WBL), which provides 62% of power reduction and large stability for write operation. 6T SRAM faces a numerous number of challenges like degradation of read static-noise-margin (RSNM) and write margin. To steer away RSNM problem, two more transistors are connected [4]. The two NMOS transistors forms read buffer circuit and the cell’s read/write ports is segregated. This is configured so that it has two read ports (read WL and read BL) and three ports write (write WL, Write BL and write BLX) [8]. 10T SRAM has a pair of cross-coupled inverters conventionally, write retrieve devices, and decoupled read-out circuits. The write bit-lines (WBL, WBLB) and the read bit-lines (RBL) are pre-charged to \( V_{DD} \) before cell is accessed. Operation READ can be initiated by pulling up the RWL= \( V_{DD} \), then the read bit-line (RBL) is discharged conditionally through pull-down transistors depending on the QB logic state.
Hence, from the RBL the cell node is decoupled and mode SNM during the read process is retained. When RWL is pulled down to ground, read process can be deactivated and the node QBB is changed to $V_{DD}$ by the transistor $T_{10}$ making the bit line leakage flow from the node QBB to RBL in spite of the data stored in the SRAM cell, which therefore results in a bit line leakage which is independent of the cell data and allows more number of cells to be attached to a single BL [6].

1. Novel 10T SRAM cell: In order to attain low power design focused more on subthreshold leakage. Novel 10T SRAM bit cell is proposed in this paper based on new biasing technique which controls both subthreshold and thereby acquiring a good stability. New 10T cell is shown in fig. 2. The transistors $T_1$, $T_8$ and $T_3$, $T_6$ forms cross coupled inverters. The key point which is highlighted behind this approach is the declination of leakage power, by precisely disconnecting the leakage path established between supply and ground. This is based on the observations made in [7].

Fig: 2. Proposed 10T SRAM architecture
1. Sub threshold leakage modeling: Weak inversion conduction current between source and drain comes to play when $V_{gs} < V_{TH}$. In account to SCEs and DIBL, the equation is given by

$$I_{DH} = K_1 I_o \exp \left[ \frac{V_{gs} - V_{TH}}{n_s V_f} \right] - \exp \left[ - \frac{V_{DS}}{V_f} \right]$$

Where, $V_{TH} = V_{TH0} + \Delta V_{TH}(SCE) + \Delta V_{TD}(DIBL)$

$$\Delta V_{TH}(SCE) = \left\{ \frac{0.5 \times DV_{TH}}{Cosh\left( DV_{TH} \times \frac{L_{SD}}{L_{DS}} - 1 \right)} \right\} \times (V_{sd} - \phi_s)$$

$$\Delta V_{TD}(DIBL) = \left\{ \frac{0.5 \times DV_{TD}}{Cosh\left(DM \times \frac{L_{SD}}{L_{DS}} - 1 \right)} \right\} (ETA0 + ETAB + V_{in}W_{oo})$$

Where, $ETA0$, $ETAB$: DIBL coefficients. The physical parameters are defined in BPTM. The details of the definition and computations can be found in BSIM 3V3 manual.

2. Static noise margin (SNM): Stability measured by its SNM, depends on three factors such as cell ratio (CR), pull up ratio (PR) and supply voltage. The driver transistor is responsible for 70% of the SNM value. CR is ratio between sizes of the driver/ load transistors during the read

$$CR = \frac{(W_1 / L_1)n}{(W_2 / L_2)n} \text{ OR } CR = \left(\frac{W_1}{L_1}n\right) - \left(\frac{W_3}{L_3}n\right)$$

SNM has an impact on both the read/ write margins, related to ‘$V_{TH}$’ of the NMOS/PMOS devices. To enhance SNM, high ‘$V_{TH}$’ is required. However, ‘$V_{TH}$’ reduces with the scaling.

3. CR for reading logic 1: Read cycle begins with pre charging both bit lines to $V_{DD}$. Since $Q=1$, $T_1$ & $T_4$ =ON. On connecting $WL=V_{DD}$, $T_5$ & $T_6$ are connected which makes the values of both charging nodes are transferred to the BLs. As no current flows through the $T_6$, the transistors $T_1$ & $T_6$ pulls BL to $V_{DD}$ & BL bar discharges through $T_1$ & $T_5$. This enlarges the voltage at Q bar node from zero. But voltage at Q bar should not exceed par threshold of $T_3$ ($V_{th3}$), otherwise the r $T_3$ will make ‘ON’, leading to an unintended change in the stored cell.

Thus, If

$$\left(\frac{W_1}{L_1}\right) > \left(\frac{W_1}{L_1}\right) \text{ OR } L_5 < L_1$$

Resistance of $T_5 < $ resistance of $T_1$

Hence design issue is:

$$V_{Q_{max}} < V_{TH3} \text{ OR } \left(\frac{W_5}{L_5}\right) < \left(\frac{W_1}{L_1}\right)$$

When $WL=V_{DD}$, $T_5$ =saturation and $T_1$ = Linear region.

$$I_{D,SAT} = \frac{\mu_n}{2} C_{ox} \left(\frac{W_5}{L_5}\right) \left[ V_{DD} - V_t - V_{TH} \right]$$
\[ I_{D,\text{lin}} = \frac{\mu_n C_{\text{OX}}}{2} \left( \frac{W_4}{L_4} \right) \left[ 2(V_{DD} - V_{Tn})V_Q - V_Q^2 \right] \]

\[ I_{D,\text{sat}} = I_{D,\text{sat}} \left( \frac{W_5}{L_5} \right) = \frac{\left[ 2(V_{DD} - V_{Tn})V_Q - V_Q^2 \right]^2}{(V_{DD} - V_{Tn})^2} \]

Replacing \( V_Q \) by \( V_{Tn} \), we get

\[
\left( \frac{W_5}{L_5} \right) < \frac{2(V_{DD} - 1.5V_{Tn})V_{Tn}}{(V_{DD} - 2V_{Tn})^2} \quad \text{(4)}
\]

4. CR for reading logic 0:

\[ V_{Q,\text{max}} < V_{Tn} \quad \text{as} \quad I_{D,\text{sat}} = I_{D,\text{lin}} \]

\[
\frac{\mu_n C_{\text{OX}}}{2} \left( \frac{W_6}{L_6} \right) \left[ V_{DD} - V_{Tn} - V_{Tpp} \right]^2 = \frac{\mu_n C_{\text{OX}}}{2} \left( \frac{W_4}{L_4} \right) \left[ 2(V_{DD} - V_{Tn})V_Q - V_Q^2 \right]
\]

\[ \text{as} \quad V_Q < V_{Tn}, \quad \text{replacing} \quad V_Q \quad \text{by} \quad V_{Tn} \]

\[
\left( \frac{W_6}{L_6} \right) \left[ V_{DD} - V_{Tn} - V_{Tpp} \right]^2 > \left( \frac{W_3}{L_3} \right) \left[ 2(V_{DD} - V_{Tn})V_{Tn} - V_{Tn}^2 \right]
\]

5. Pull-up ratio:

PR is the ratio of sizes of the load to access transistor during write operation and is given by

\[ PR = \frac{(W_4 / L_4)_P}{(W_6 / L_6)_n} \]

When \( V_Q = V_{Tn}, T_4 = \text{saturation} \) & \( T_6 = \text{linear region} \).

\[ I_{D,\text{sat}} = I_{D,\text{lin}} \]

\[
\frac{\mu_p C_{\text{OX}}}{2} \left( \frac{W_4}{L_4} \right) \left[ 0 - V_{Dp} - V_{Tpp} \right]^2 = \frac{\mu_p C_{\text{OX}}}{2} \left( \frac{W_6}{L_6} \right) \left[ 2(V_{DD} - V_{Tn})V_Q - V_Q^2 \right]
\]

But we need to have \( V_Q < V_{Tn} \),

\[
\left( \frac{W_4}{L_4} \right) < \frac{\mu_p (2V_{Dp}V_{Tn} - 3V_{Tn}^2)}{\mu_p \{-(V_{Dp} + 2V_{Tpp})\}^2}
\]
For different values of PR, the corresponding SNM has been calculated for supply voltage @ 1.0V. Based on observation the optimum PR=3.0 for the minimum SNM.

![Graph showing power comparisons of SRAM bit cells](image)

**Table 1. Comparison of different SRAM cells**

<table>
<thead>
<tr>
<th></th>
<th>5T</th>
<th>6T</th>
<th>7T</th>
<th>8T</th>
<th>10T</th>
<th>Proposed 10T</th>
</tr>
</thead>
<tbody>
<tr>
<td>Transistor count</td>
<td>5</td>
<td>6</td>
<td>7</td>
<td>8</td>
<td>10</td>
<td>10</td>
</tr>
<tr>
<td>No. of BLs</td>
<td>1</td>
<td>2</td>
<td>2</td>
<td>3</td>
<td>3</td>
<td>2</td>
</tr>
<tr>
<td>No. of WLs</td>
<td>1</td>
<td>1</td>
<td>2</td>
<td>2</td>
<td>2</td>
<td>1</td>
</tr>
<tr>
<td>Area(µm)</td>
<td>-</td>
<td>1.9984</td>
<td>2.2016</td>
<td>2.6578</td>
<td>3.3159</td>
<td>2.0129</td>
</tr>
<tr>
<td>Area overhead*</td>
<td>-</td>
<td>-</td>
<td>11%</td>
<td>33%</td>
<td>66%</td>
<td>2%</td>
</tr>
</tbody>
</table>

* Here area overhead is compared with the standard 6T

**V. CONCLUSION**

In this aspect, newly designed 10T SRAM cell architecture is proposed. It devours less power compared to 5T, 6T, 8T and 10T cells. The cell is advantageous which is capable of saving up to 45.7%, 0.89%, 50.2% and 81% when compared to 10T, 8T, 5T and 6T cells respectively as shown in the fig:3. From the table: 1, proposed architecture has only 2% area overhead compared to standard 6T. The optimum CR=1.25 and PR=3.0 for beneficial SNM. The new architecture suggested in this letter has a low leakage and high stable and which is recommended for the low power requirements.

**REFERENCES**


